# A Superregenerative QPSK Receiver

Pere Palà-Schönwälder, Member, IEEE, Jordi Bonet-Dalmau, Member, IEEE, F. Xavier Moncunill-Geniz, Francisco del Águila-López, and Rosa Giralt-Mas

Abstract—In this paper we present a description and experimental verification of a superregenerative receiver (SR) for QPSK signals. Exploiting the fact that a conventional SR generates pulses which preserve the input phase information, we take N 1-bit samples of each generated pulse. A suitable choice of the sampling frequency gives as a result a bit vector containing a sub-sampled version of each PSK pulse. Extremely simple digital processing of the vectors from two consecutive pulses allows symbol decision, together with information on signal quality and frequency displacements. Although presented for the QPSK case, the principle may be applied to the M-PSK case with obvious changes. Experimental results on a 20 kbit/s proof-of concept receiver in the 27 MHz band, achieving a sensitivity of -103 dBm, with an FPGA-based implementation of the digital part, validate the proposed approach.

*Index Terms*—Low-power communication receivers, QPSK demodulation, RF receivers, superregenerative receiver.

#### I. INTRODUCTION

N the last years, superregenerative receivers are getting increased attention because they are an attractive alternative for low-power wireless data links. The main reason for this is their reduced complexity, which is easily translated into low cost and low power consumption. Since its introduction in 1922 [1], this receiver has been successively refined with bit-synchronous designs [2], [3], applications to direct-sequence spread-spectrum [4], and several integrated implementations, such as [3], [5]–[9], have been recently reported.

Expressed in perhaps the most general terms, receiver operation relies on a superregenerative oscillator (SRO), a feedback system with a second-order bandpass filter where a pulsed, externally injected signal—the so-called quench signal—is able to control the feedback gain and, hence, the stability or instability periods of the whole system. So, in response to the quench pulses, the SRO is able to generate RF pulses. Several parameters of these RF pulses are dependent on the value of certain

Manuscript received February 14, 2013; revised May 03, 2013; accepted May 29, 2013. Date of publication June 26, 2013; date of current version January 06, 2014. This work was supported in part by the Spanish Ministerio de Ciencia e Innovación and in part by the Ministerio de Economía y Competitividad under Grants TEC2009-09924 and TEC2012-35571. This paper was recommended by Associate Editor N. M. Neihart.

P. Palà-Schönwälder, J. Bonet-Dalmau, F. del Águila-López, and R. Giralt-Mas are with the Department of Electronic System Design and Programming (DiPSE), School of Engineering of Manresa (EPSEM), Universitat Politècnica de Catalunya (UPC-BarcelonaTech), 08242 Manresa, Spain (e-mail: pere.pala@upc.edu).

F. X. Moncunill-Geniz is with the Department of Signal Theory and Communications (TSC), Universitat Politècnica de Catalunya (UPC), 08034 Barcelona, Spain.

Digital Object Identifier 10.1109/TCSI.2013.2268313

parameters (amplitude, phase, frequency) of the external RF input signal in a sensitivity window centered around the instants where the system changes from stable to unstable [10], [11].

Traditional receiver operation aimed at detecting amplitudemodulations or, in the digital case, OOK (on-off keying) modulations, makes use of a quench signal of considerably higher frequency than the actual information bandwidth. In this approach, the dependence of the SRO envelope on the input amplitude is used to effectively oversample the envelope of the incoming RF signal. A final low-pass filter is then able to reconstruct the transmitted signal. In this approach, the equivalent bandwidth of the receiver turns out to be much larger than the bandwidth of the transmitted signal, which translates into a low performance in terms of the required signal-to-noise ratio (SNR) for proper operation.

This drawback may be overcome making use of a bit-synchronous quench signal, allowing to generate a single RF pulse for each received bit [2], [3]. In this approach, the envelope of the generated RF pulse is also dependent on the amplitude of the incoming RF signal. In this approach, the sensitivity window of the receiver may operate as a matched filter [2], optimizing the noise performance of the receiver. Operation in this mode requires paying attention to the synchronization problem between bit and quench phase and frequency.

Building on the same basic idea, the receiver has also been used to detect direct-sequence spread-spectrum signals, where the quench signal is synchronous to the chip rate [4].

While it is known [10] that the signal generated in the SRO preserves input phase information, only two implementations of SR receivers being able to detect binary phase-modulated (BPSK) signals have been reported. In [12], the SRO was built around a transmission line oscillator where the transmission line supports two modes of oscillation depending on a control signal. In the first mode of oscillation, the generated signal has no dc component and is an exponentially growing oscillation whose phase is coherent with the phase of the received signal. At a given instant, the circuit topology is switched to generate the second oscillation mode which is characterized by producing a waveform consisting in the sum of a) a similar waveform whose frequency is twice the frequency of the first mode and b) an exponentially growing low frequency component whose amplitude is proportional to the cosine of the generated signal phase in the first topology at the moment of switching. Low-pass filtering the generated signals allows retrieving a dc component whose sign is used to decide the received bit in a BPSK modulation. While the operation principle was demonstrated experimentally, no performance figures of a receiver in actual operation were reported. In contrast, the technique in [13] makes use of a conventional SRO followed by a one-bit sampler acting when the

1549-8328 © 2013 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

SRO pulses have achieved sufficient amplitude. A conventional D flip-flop is used to sample and store the decided bit, which is even less complex than analog envelope detection and ulterior sampling. A receiver prototype demonstrated satisfactory operation.

Experimental multi-level PSK detection has still not been reported, to the authors' knowledge. However [14] reports the design and simulation of an approach for SR QPSK detection: The SRO is used as a simple front-end amplifying and filtering the input signal while preserving phase information. The scheme suggested in [14] includes a conventional IQ demodulation chain. Besides no experimental verification, this approach has two significant drawbacks which can not be overlooked. First, in a real implementation, the comparatively high-level local oscillator required for conventional IQ demodulation, operating at the frequency of the channel to be received, would completely mask the signal to be received. Second, this approach entails a significant complexity and associated power consumption, spoiling the main point of using the SR principle.

In this paper we present the first description and experimental verification of an SR QPSK receiver. Based on a bit-synchronous receiver, we build on the results in [13] but taking N 1-bit samples of each SRO pulse. A suitable choice of the sampling frequency gives as a result a bit vector containing a sub-sampled version of each PSK pulse. By comparing the current vector to the previous one the symbol decision is straightforward. Although presented for the QPSK case, the principle may be applied to the M-PSK case with obvious extensions. This approach is done in the digital domain with minimum complexity. As a by-product, information on received signal quality and frequency displacement is obtained, allowing for easy synchronization. Experimental results are provided to validate the proposed approach [15].

## II. A LOW-COMPLEXITY PSK SUPERREGENERATIVE RECEPTION PRINCIPLE

The ideas to be explained next may be applied to any m-ary PSK modulation. However, we will use the QPSK (m = 4) case for most explanations. This is done in part because of the inherent interest of the QPSK case and in part to simplify the explanation. The extension to other cases should be straightforward.

A basic QPSK modulated signal with a symbol rate  $f_s = 1/T_s$  around a carrier  $\omega_c = 2\pi f_c$  may be written as

$$x(t) = \sum_{n=-\infty}^{\infty} p_c(t - nT_s) \cos(\omega_c t + \phi_n)$$
(1)

with the phase corresponding to the *n*-th symbol given by  $\phi_n = \{0, \pi/2, \pi, 3\pi/2\}$  and  $p_c(t) = \Pi(t)$ , i.e. a unit pulse.

In a SRO operating in the linear mode, the response to an input signal given by (1) may be written as [10]

$$s(t) = K |H(\omega_c)| \sum_{n=-\infty}^{\infty} p(t - nT_q) \\ \times \cos(\omega_0 t + n(\omega_c - \omega_0)T_q + \phi_n + \angle H(\omega_c))$$
(2)

assuming that the changes from stability to instability happen at  $t = nT_q$  and that  $T_q = T_s$ , as we are taking one quench cycle per symbol.

A detailed discussion of the parameters in (2) is available in [10]. Here, we will point out that  $T_q$  is the receiver quench period,  $\omega_0$  is the SRO oscillation frequency,  $H(\omega_c)$  is a frequency response term, depending on the carrier frequency, and p(t) is a normalized pulse, with  $\max(p(t)) = 1$ . Upon inspection, we may conclude that the response (2) is a train of RF pulses where the phase information contained in the input signal is preserved [13], [16].

If we consider the phase term of the n-th pulse

$$\varphi_n(t) = \omega_0 t + n(\omega_c - \omega_0)T_q + \phi_n + \angle H(\omega_c)$$
(3)

the phase difference between the consecutive n-th and (n-1)-th pulses becomes

$$\Delta \varphi = \varphi_n(t) - \varphi_{n-1}(t - T_q) = \phi_n - \phi_{n-1} + \omega_c T_q.$$
 (4)

It is usual to choose the symbol duration  $T_s$  to be a multiple of  $T_c = 1/f_c = 2\pi/\omega_c$ , ensuring that a CW signal is generated if a symbol is repeated indefinitely. From this, it follows that  $\omega_c T_q$  is a multiple of  $2\pi$  and the phase difference in (4) becomes

$$\Delta \varphi = \phi_n - \phi_{n-1} \tag{5}$$

meaning that phase changes in the input signal directly translate into phase changes in s(t). Note also that, if  $T_s$  is not a multiple of  $T_c$ , there would be a fixed phase term in (4) that could be compensated for during symbol decision. For simplicity, in the following, we will assume that (5) holds. On the other hand, we shall mention that having to work with phase differences is no significant drawback, as many PSK systems rely on differential signaling schemes.

At this point it should be noted that the result from (2) is obtained for an SRO operating in the linear mode and making some reasonable assumptions and simplifications. A more detailed analysis is given in [16], without underlying assumptions and covering also the SRO in the logarithmic mode of operation, and showing that the main conclusion of (5) is still valid.

Now, from a pure signal processing point of view, the SRO signal s(t) could be demodulated by a conventional PSK detector, using IQ downconversion as suggested in [14]. However, in a practical implementation, the radiation from the oscillator required for downconversion would mask the input signal. On the other hand, this approach requires a significant complexity and power consumption in the conventional signal processing part, spoiling the main advantage of SR detection.

Alternatively, at a fixed time offset  $T_1$  with respect to  $t = nT_q$ , (when the SR changes from stable to unstable) the SRO signal s(t) has achieved sufficient amplitude and may be sampled and discretized with two levels with a simple D flip-flop, as in [13]. Now, if the detected bit is fed into a shift register clocked by N pulses of suitable frequency  $f_{CLK}$ , for each RF pulse we may obtain digital patterns such as those depicted in Fig. 1. The idealized waveforms in Fig. 1 show the RF signal subsampled and quantized to obtain 20 1-bit samples from 21 RF cycles.



Fig. 1. Idealized representation of the QPSK detection scheme (see text). Fig. 1(a) depicts the qualitative behavior for an RF pulse with relative phase 0. Fig. 1(b) corresponds to an RF pulse with relative phase  $\pi/4$  and Figs. 1(c) and 1(d) correspond to phases  $2\pi/4$  and  $3\pi/4$ , respectively.



Fig. 2. A schematic representation of the sampling and correlation process.

In practice, there are many more RF cycles than depicted, so that the choice of  $T_1$  is not critical. In each of the subfigures the traces qualitatively depict respectively, from top to bottom, the modulated input signal x(t), the SRO output signal s(t) and the sampling clock signal, with the obtained samples denoted by circles. The vector of the of N samples quantized with one single bit, corresponding to the n-th symbol will be called  $s_n$ . The changes in phase may be easily detected comparing vectors  $s_n$  and  $s_{n-1}$ .

Note that, in these figures, the input signal is shown amplitude-modulated by a pulse, in addition to the phase modulation. As the SRO is only sensitive to the input signal around t = 0, the response is the same as if the input signal fills up the whole symbol period. This might be used to further decrease power consumption in the transmitter side (with lower power spectral density, although with increased bandwidth).

On the other hand, this property is also advantageous if the transmitter phase is not kept constant during the whole symbol, as happens with many PSK-based standards, where the baseband pulses are pre-filtered to reduce the occupied bandwidth while avoiding inter-symbol interference: as long as the instantaneous phase achieves the required value during the sensitive period, the signal s(t) and the corresponding vector s are the same as those obtained keeping the phase constant during the whole symbol.

#### **III. IMPLEMENTATION DETAILS**

The process of subsampling s(t) generates a lower frequency signal which is sampled in a whole period using N samples. This may be achieved with a sampling frequency satisfying

$$f_{CLK} = \left| \frac{N}{kN+1} \right| f_0 \tag{6}$$

with any integer k. The case k = 0 means taking N samples in one single period of s(t), which results in a frequency that is too high for most purposes. Taking k = 1 means obtaining N samples in N + 1 periods of s(t). In this case, for high values of N, and depending on the selectivity of the SRO, this might translate into a frequency  $f_{CLK}$  that is too close to  $f_c$ , which could mask the signal to be received. In general we may be interested in low clock frequencies, and there are no restrictions to taking  $k \ge 2$  which means sampling during kN + 1 periods. In this way, the sampling frequency may be set sufficiently far away from the SRO bandwidth so that it does not interfere with the operation of the SRO. Negative values of k are also feasible, but will introduce a sign change in (5).

Considering also the results in [16], it follows that the instantaneous frequency of the SRO is sufficiently constant during the interval where the SRO has sufficient amplitude. As a consequence, there will be no significant warping in the obtained samples.

Once the vector of current samples  $\mathbf{s}_n$  is stored, it is compared to the vector of the previous samples  $\mathbf{s}_{n-1}$ , and the displacement that provides highest correlation is found. This is achieved by circularly rotating  $\mathbf{s}_n$  by k positions (notated  $\operatorname{rot}^k(\mathbf{s}_n)$ ) and counting the number of 1 in the comparison (logical xnor) with the previous vector  $\mathbf{s}_{n-1}$ . In compact form, this may be written as

$$c(k) = \operatorname{sum}\left(\operatorname{rot}^{k}(\mathbf{s}_{n})\operatorname{xnor}\mathbf{s}_{n-1}\right).$$
(7)

In practice this computation is carried out very efficiently storing the received samples in a shift register. Then, when all positions are filled, the shift register is successively rotated and the comparison with the previous register is carried out.

Fig. 2 and the associated timing diagram in Fig. 3 depict this schematic data flow in a simplified view. The signal Sh/Ro controls whether the shift register is shifted in or rotated, and a combinational block computes the similarity between vectors c(k) as in (7). Note that, in the real implementation, the system is fully synchronous with suitable enable signals at each flip-flop.

The sum of ones in (7) has been done in a combinational process in our proof-of-concept implementation. However, as there are many clock cycles available  $(T_s \gg T_{CLK})$ , this could be done in a sequential process where one bit is compared at a time, which could lead to even lower resource usage.

The information that may be extracted from this procedure is:



Fig. 3. Timing diagram.



Fig. 4. The set of possibly detected phase differences for N = 20 and their corresponding decision regions.

- The displacement  $k_{opt}$  that gives maximum correlation. From this information, the phase difference is directly obtained as  $\Delta \varphi = k_{opt} \times 2\pi/N$ .
- A measure of the maximum correlation value  $c_{max}$ , which, in the ideal case (such as in Fig. 1), is  $c_{max} = N$ .

With N samples, N different phase angles may be determined. For a QPSK modulation, N = 4 would be the theoretical lower bound, but it is often desirable to have more information available to perform better symbol decisions, reducing the error probability, and to extract information on the quality of the decisions. In general, N should be an odd multiple of 4 to have a symmetric constellation plane. For instance, N = 20would give 20 different values for the phase difference between successive pulses (Fig. 4) to choose from. In the ideal case, we would observe only 0,  $\pi/4$ ,  $2\pi/4$  and  $3\pi/4$  phase differences. But in the presence of noise and minor errors of frequency (for instance, if  $\omega_c T_q$  is not a multiple of  $2\pi$  in (4)) we may observe any of the  $\beta_k$  angles depicted in Fig. 4.

The displacement from the most probable transmitted symbol, from 0 up or down to  $\pm (N - 4)/8$  is signaled by storing a 1 in a vector d, of length N/4 indicating that the current symbol was decided with an offset of

$$\left[-\frac{N-4}{8},\cdots,\frac{N-4}{8}\right]\frac{2\pi}{N}\tag{8}$$

following the procedure outlined in Table I. The average of d provides a significant insight into receiver operation, as will be

TABLE I STORING DECISION OFFSETS FOR N = 20

| β                                             | d           |
|-----------------------------------------------|-------------|
| $\beta_2,  \beta_7,  \beta_{12},  \beta_{17}$ | [0 0 0 0 1] |
| $\beta_1,  \beta_6,  \beta_{11},  \beta_{16}$ | [0 0 0 1 0] |
| $\beta_0, \beta_5, \beta_{10}, \beta_{15}$    | [0 0 1 0 0] |
| $\beta_{19},  \beta_4,  \beta_9,  \beta_{14}$ | [0 1 0 0 0] |
| $\beta_{18},\beta_3,\beta_8,\beta_{13}$       | [10000]     |



Fig. 5. Block diagram of the tested prototype. The quality outputs are d and  $c_{max}$ .

explained in the next sections. Our prototype even uses 5 LEDs driven by d to give a visual indication of receiver operation.

#### **IV. EXPERIMENTAL RESULTS**

We have built an experimental receiver prototype to validate the proposed approach. The structure of the whole receiver is depicted in Fig. 5.

The digital part has been implemented on a DE0-Nano low-end prototyping board [17]. For convenience, we have chosen a straightforward clock frequency of  $f_{CLK} = 25$  MHz and the SR core was tuned to  $f_c = 25 \times 21/20 = 26.25$  MHz. Symbol rate is 10 ks/s corresponding to a bit rate of 20 kbit/s The schematic of the LNA and the SRO core is essentially the same as in [13], with minor enhancements.

The FPGA provides two pulse-width modulated (PWM) signals to the SRO core: The signal labeled  $\omega_0$  allows tuning the center frequency of the receiver by means of a varicap diode. The signal  $q_{DC}$  is a DC quench component that is added to the ac part of the quench signal q(t). For the sake of flexibility while experimenting different waveforms, q(t) is currently generated by an external generator, triggered by a signal from the FPGA—although in the following it has been kept generating a 2 Vpp sinusoidal signal. In a practical implementation, an analog or FPGA-based approach would be straightforward to implement.

Fig. 6 shows the main receiver signals while in operation. It may be seen from Fig. 6(a) that the receiver is operating in the logarithmic mode, where input phase information is also preserved [13], [16]. It should be pointed out that operation in the linear mode or in the transition from linear to logarithmic mode, which is often the choice for traditional ASK modulations, requires a fine control on the quench amplitude which has to be readjusted for different input signal levels. In the logarithmic mode of operation such a control is not necessary: the circuit may be adjusted, for instance through  $q_{DC}$ , to ensure saturation when no RF input signal is present and no further adjustment is



Fig. 6. Fig. 6(a): QPSK SR receiver in operation. The top trace (#1) depicts s(t), showing operation in the logarithmic mode. Trace #2 is the ac part of the quench signal, q(t). Trace #3 is a replica of the transmitted signal (QPSK modulated) while the bottom trace (#4) depicts the N samples obtained in each quench period. Fig. 6(b): A zoomed-in single shot depicting the samples obtained for a single pulse.

necessary. For instance, in our prototype we have measured a dynamic range greater than 83 dB without any adjustment.

Fig. 6 shows also the ac part of the quench signal q(t) and a replica of the modulated RF input signal. A view of the current vector of samples  $s_n$  is shown in the bottom trace.

To test the performance of the whole receiver in operation we have used the test setup depicted in Fig. 7. A PN9 sequence following the ITU standards is differentially encoded and the data, clock and symb\_sync signals for the signal generator are provided. In turn, the generator internally constructs the baseband IQ signals according to the desired shape and modulates them onto a carrier. The RF output signal is split in two paths with a power divider: the first path is used for signal monitoring and the second one reaches the SR receiver after a fixed 60 dB attenuator. Among other signals, the SR receiver outputs ber\_clk and a ber\_data signals that are fed to a Bit Error Rate (BER) analyzer, properly adjusted for the PN9 sequence used in this test. Fig. 8 depicts the measured BER vs. RF In peak input power level in dBm. It follows that the receiver has a sensitivity of approximately -103 dBm for the usual specification of BER =  $1 \times 10^{-3}$ . The -3 dB bandwidth of the receiver is 97 kHz, which is reasonable given the high gain associated with the logarithmic operation mode. The re-radiated power through the antenna connector is less than -95 dBm. This relatively low level is due to the high reverse isolation of the cascode structure of the LNA [13].



Fig. 7. Schematic of the test setup. The shaded area is implemented on an Agilent E4431B vector signal generator with internal baseband generation and BER test feature.



Fig. 8. Experimental Bit Error Rate vs. RF\_In peak input power.

## V. DISCUSSION

# A. Performance With Pulse Shapers and Pulse Modulation

The performance of the receiver has also been tested using a Nyquist pulse filter with  $\alpha = 0.35$  at the transmitter side. This means that the phase keeps changing more or less smoothly between symbols and that the exact phases of multiples of  $\pi/2$ are only observed at the center of the symbol period (Fig. 9(a)).

As expected, there are no differences in performance when the sensitivity window of the SRO happens at the appropriate time points where the transmitted phase has to be observed.

When this is not the case, i.e. when there is a phase error between the transmitter symbol clock and the receiver quench, we will observe phase transitions between symbols which are not multiples of  $\pi/2$ . This is easily monitored by the average of vector **d**.

On the other hand, as the transmitted power outside the sensitivity window is lost, the same performance may be achieved by pulse-modulating the phase-modulated signal. For instance, in Fig. 9(b), the same BER is achieved with 10 dB less transmitted power (pulse duty cycle is 10%), although with higher bandwidth.

## B. Effects of Frequency Displacement

The relative displacement of the transmitter carrier frequency  $f_c$  with respect to the transmitted symbol clock frequency may be avoided deriving both signals from the same reference, as is usual in modern transceivers. On the other hand, in many standards relying on packet transmission, the receiver clock reference is often specified tight enough (for instance, ±40 ppm [18])





Fig. 9. Receiver operation is unaffected when transmitter uses Nyquist pulse shaping with  $\alpha = 0.35$  (9a) or when the signal is pulse-modulated (9b), as the instantaneous phase at the sensitivity window is the same. The traces are the same as in Fig. 6.

so as to ensure negligible drift over a whole packet after alignment has been achieved in the preamble, making continuous frequency correction unnecessary.

For testing purposes, we have made changes to the input carrier frequency  $f_c$ , as this is equivalent to changes in the receiver clocks. As expected, changes in  $f_c$  in steps of  $\pm f_s/N$  translate into a shift of  $\pm 1$  positions in the vector of averaged displacements, as may be obtained from (4).

So, the average of d provides an indication of the magnitude and the sign of the frequency displacement. Hence, a very simple control loop allows staying properly tuned. The averaging and control signal generation may be easily implemented in an analog way with appropriate weighting resistors, following the scheme outlined in Fig. 10. This figure depicts the case for N = 20, with the bits of d signaling  $\pm 2$  and  $\pm 1$  shifts driving the *R* and the 2R resistors, respectively. Signals  $c_+$  and  $c_-$  are directly usable for frequency correction.

## C. Noise Performance

The exact analysis of the effects of input noise and SR oscillator jitter on the samples  $s_n$  and on the subsequent decisions is subject of current work and out of the scope of this paper, devoted to presenting the core idea. However, some observations and considerations may be done.

First, it should be remarked that the whole SR behavior is determined by the input signal and noise during the sensitivity window. As a consequence any meaningful measure of the



Fig. 10. Analog generation of frequency indication/correction signals for the N=20 case.



Fig. 11. SRO (top) and transmitted (bottom) signals taken with 10 s screen persistence. The receiver is operating at a BER of  $5 \times 10^{-5}$  (left),  $5 \times 10^{-4}$  (center) and  $5 \times 10^{-3}$  (right).

signal to noise ratio depends on the filtering performed by the inherent SR operation of the classical receiver, thus being independent of the detection scheme.

On the other hand, some preliminary Matlab simulations show that, in order for the SRO jitter to contribute significantly to the overall error probability, the magnitude of the jitter would have to be significantly higher than what is routinely achievable from conventional designs, unless operating at an extremely good SNR.

To illustrate typical receiver operation for different input signal levels, Fig. 11 depicts the SRO signal s(t) (top traces) together with the transmitted signal (bottom traces) all taken with a trace persistence of 10 s. From the left to the right, they show the receiver operating at BERs of  $5 \times 10^{-5}$ ,  $5 \times 10^{-4}$  and  $5 \times 10^{-3}$ .

A measure of the quality of the decisions, directly related to input signal quality and to the resulting BER, is obtained by the time average of the elements of d: the distribution of the decisions which are offset  $\pm 2$  and  $\pm 1$  from  $\{0, \pi/2, \pi, 3\pi/2\}$  provide an information that is qualitatively equivalent to the BER.

## D. Frequency Scaling

Several kinds of SR receivers have been demonstrated at frequencies exceeding 20 GHz, e.g. [19] and references therein. The scheme suggested herein only relies on the ability of the first flip-flop of the shift-register of being able to sample the SRO signal. The subsequent stages may easily work at a clock frequency down to several orders of magnitude lower. With the current state of the art of CMOS technologies, the design of the first flip-flop is by no means a fundamental challenge. This, combined with FPGAs able to cope with multi-Gigabit serial interfaces and the availability of even discrete flip-flops operating at frequencies over 20 GHz make the approach directly extensible to higher frequencies, both in CMOS and discrete-components versions.

## E. Complexity and Power Consumption

The SR front-end is a conventional design, with a power consumption in the sub-1 mW region, without any particular effort done in optimizing this figure. As the digital part was implemented on a Terasic DE0-Nano development board, it is not easy to give figures on power consumption due to the overhead of other elements on the board. On the other hand, these figures could change drastically implemented on other devices aimed specifically at lower power consumption or when integrating the full design in a custom chip.

The whole receiver takes up very few resources, as is easily deduced from its structure. Excluding debugging and monitoring elements, and without any optimization effort the fitter (Altera Quartus II) reports an usage of around 160 logic elements so that it could even fit on one of the smaller CPLDs currently available. Also, the design requires only 2N clock cycles per symbol. In our prototype, this means that the 25 MHz clock is active only 1.6% of the time. Hence, we may conclude that the detection circuitry adds little complexity and very limited power consumption to a naked SRO core, independently of the technology used (discrete or integrated).

From the power consumption point of view, significant saving can be accomplished by choosing the sampling start time  $T_1$ as soon as the amplitude is sufficient for the first flip-flop and quickly extinguishing the oscillator once the N samples have been obtained, as in [5]. This would be achieved by a suitable quench waveform. In our experiments, we have used a plain sinusoidal signal to allow focusing on the core of this paper.

## VI. CONCLUSION

In this paper we have presented what, to the best of our knowledge, is the first experimental verification of an SR receiver able to efficiently demodulate QPSK signals. Based on the wellknown but usually unexploited fact that the information contained in the RF signal phase is preserved by an SR oscillator, we have proposed a simple post-processing scheme that allows signal demodulation. The post-processing scheme consists in subsampling the RF pulses generated in the SR oscillator. The vector of the 1-bit quantized samples corresponding to the current symbol is correlated to the vector corresponding to the past symbol. From this information the phase change and, hence, the transmitted data is inferred.

The complexity of the all-digital demodulation scheme is extremely low, taking up very few resources on the low-end FPGA prototyping board used.

With a suitable number of samples for each symbol, the proposed approach is also able to provide: a) a measure of the received signal quality in terms of bit error probability and b) an indication of sign and magnitude of possible frequency drifts. These features are not directly available in conventional SR receivers intended for ASK-modulated signals.

Operating with a constant amplitude QPSK-modulated signal a 20 kbit/s receiver prototype achieves a sensitivity of -103dBm for a bit-error-rate of  $1 \times 10^{-3}$ . However, as the SR receiver exhibits a time sensitivity window which is a fraction of the symbol period, it is possible to achieve the same performance shaping the transmitted signal in pulses better matched to the SR sensitivity window. In this way, the sensitivity may be enhanced by about 10 dB.

#### REFERENCES

- E. Armstrong, "Some recent developments of regenerative circuits," *Proc. Inst. Radio Eng.*, vol. 10, no. 4, pp. 244–260, Aug. 1922.
- [2] F. Moncunill-Geniz, P. Pala-Schonwalder, C. Dehollain, N. Joehl, and M. Declercq, "An 11-Mb/s 2.1-mw synchronous superregenerative receiver at 2.4 GHz," *IEEE Trans. Microw. Theory Tech.*, vol. 55, no. 6, pp. 1355–1362, Jun. 2007.
- [3] J. Bohorquez, A. Chandrakasan, and J. Dawson, "A 350 μW CMOS MSK transmitter and 400 μW OOK super-regenerative receiver for medical implant communications," *IEEE J. Solid-State Circuits*, vol. 44, no. 4, pp. 1248–1259, Apr. 2009.
- [4] F. Moncunill-Geniz, P. Pala-Schonwalder, C. Dehollain, N. Joehl, and M. Declercq, "A 2.4-GHz DSSS superregenerative receiver with a simple delay-locked loop," *IEEE Microw. Wireless Components Lett.*, vol. 15, no. 8, pp. 499–501, August 2005.
- [5] K. Kim, S. Yun, S. Lee, and S. Nam, "Low-power CMOS superregenerative receiver with a digitally self-quenching loop," *IEEE Microw. Wireless Components Lett.*, vol. 22, no. 9, pp. 486–488, Sep. 2012.
- [6] J.-Y. Chen, M. Flynn, and J. Hayes, "A fully integrated auto-calibrated super-regenerative receiver in 0.13- µm CMOS," *IEEE J. Solid-State Circuits*, vol. 42, no. 9, pp. 1976–1985, Sep. 2007.
- [7] J. Ayers, K. Mayaram, and T. Fiez, "An ultralow-power receiver for wireless sensor networks," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1759–1769, Sep. 2010.
- [8] T. Copani, S. Min, S. Shashidharan, S. Chakraborty, M. Stevens, S. Kiaei, and B. Bakkaloglu, "A CMOS low-power transceiver with reconfigurable antenna interface for medical implant applications," *IEEE Trans. Microw. Theory Tech.*, vol. 59, no. 5, pp. 1369–1378, May 2011.
- [9] P. Thoppay, C. Dehollain, M. Green, and M. Declercq, "A 0.24-nj/bit super-regenerative pulsed uwb receiver in 0.18- μm CMOS," *IEEE J. Solid-State Circuits*, vol. 46, no. 11, pp. 2623–2634, Nov. 2011.
- [10] F. Moncunill-Geniz, P. Pala-Schonwalder, and O. Mas-Casals, "A generic approach to the theory of superregenerative reception," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 1, pp. 54–70, Jan. 2005.
- [11] J. Bohorquez, A. Chandrakasan, and J. Dawson, "Frequency-domain analysis of super-regenerative amplifiers," *IEEE Trans. Microw. Theory Tech.*, vol. 57, no. 12, pp. 2882–2894, Dec. 2009.
- [12] L. Hernandez and S. Paton, "A superregenerative receiver for phase and frequency modulated carriers," in *Proc. ISCAS*, 2002, vol. 3, pp. III-81–III-84, vol. 3.
- [13] P. Pala-Schonwalder, F. Moncunill-Geniz, J. Bonet-Dalmau, F. del Aguila-Lopez, and R. Giralt-Mas, "A BPSK superregenerative receiver. preliminary results," in *Proc. ISCAS*, May 2009, pp. 1537–1540.
- [14] G. Ibrahim, A. Hafez, A. Khalil, and H. Elsimary, "A 2.7 GHz superregenerative receiver front-end for QPSK modulated signals," in *Proc. CSNDSP*, Jul. 2012, pp. 1–4.
- [15] P. Pala-Schonwalder, "Superregenerative Receiver for Phase Modulations," Spain Patent P201 131 298, Jul. 2011.
- [16] J. Bonet-Dalmau, F. Moncunill-Geniz, P. Pala-Schonwalder, F. del Aguila-Lopez, and R. Giralt-Mas, "Frequency domain analysis of super-regenerative receivers in the linear and the logarithmic modes," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 59, no. 5, pp. 1074–1084, May 2012.
- [17] DE0-Nano Development and Education Board [Online]. Available: http://www.terasic.com.tw/cgi-bin/page/archive.pl?No=593
- [18] IEEE Standard for Information Technology—Telecommunications and Information Exchange Between Systems—Local and Metropolitan Area Networks-Specific Requirement Part 15.4: Wireless Medium Access Control (MAC) and Physical Layer (PHY) Specifications for Low-Rate Wireless Personal Area Networks (WPANS), IEEE Std 802.15.4a-2007, 2007, (Amendment to IEEE Std 802.15.4-2006), pp. 1–203.

[19] N. Buchanan, V. Fusco, and J. Stewart, "A 7.5-GHz super regenerative detector," *IEEE Trans. Microw. Theory Tech.*, vol. 50, no. 9, pp. 2198–2202, Sep. 2002.



networks.

**F. Xavier Moncunill-Geniz** received the Eng. Telecommun. and Ph.D. degrees from the Universitat Politècnica de Catalunya (UPC), Barcelona, Catalonia, Spain, in 1992 and 2002, respectively.

He is currently an Associate Professor at the Department of Signal Theory and Communications, School of Telecommunications Engineering of Barcelona, UPC, where he has been teaching circuit theory and analog electronics. His current research interests include radio-frequency circuit design, ultra-wideband communications and wireless sensor



**Pere Palà-Schönwälder** (S'88–M'05) received the Eng. Telecommun. and Ph.D. degrees from the Universitat Politècnica de Catalunya (UPC), Barcelona, Catalonia, Spain, in 1989 and 1994, respectively.

He is currently an Associate Professor at the Department of Electronic System Design and Programming, School of Engineering of Manresa, UPC, Manresa, Catalonia, Spain, where he has been teaching circuit theory, analog signal processing, communications electronics, radio-frequency and digital electronics design since 1990. He is the contact person

of UPC's Communication Circuits and Systems Research group and has been the project leader of several government and industry-funded research projects. His current research interests include computer-aided circuit design, nonlinear circuits and the design of low-power RF communication circuits.



**Francisco del Águila-López** received the Eng. Telecommun. and Ph.D. degrees from the Universitat Politècnica de Catalunya (UPC), Barcelona, Catalonia, Spain, in 1996 and 2003, respectively.

He is currently a Lecturer at the Department of Electronic System Design and Programming, School of Engineering of Manresa, UPC, Manresa, Catalonia, Spain, where he has been teaching circuit theory, analog electronics, data transmission, and telematics since 1997. He has also been involved in several government and industry-funded research

projects. His research research interests include switched circuits, nonlinear circuits, and radio-frequency communication circuits design.



Jordi Bonet-Dalmau (S'92–A'00–M'04) received the Eng. Telecommun. and Ph.D. degrees from the Universitat Politècnica de Catalunya (UPC), Barcelona, Catalonia, Spain, in 1995 and 1999, respectively.

He is currently an Associate Professor at the Department of Electronic System Design and Programming, School of Engineering of Manresa, UPC, Manresa, Catalonia, Spain. His current research interests include steady-state and stability analysis of nonlinear and distributed circuits.



**Rosa Giralt-Mas** received the Eng. Telecommun. and PhD degrees from the Universitat Politècnica de Catalunya (UPC), Barcelona, Catalonia, Spain, in 1995 and 2010, respectively.

From 1993 to 1997, she was a Telecommunications Consultant. She is currently a lecturer with the Department of Electronic System Design and Programming, School of Engineering of Manresa, UPC, Manresa, Catalonia, Spain, where she has been teaching circuit theory, telecommunication systems engineering and project management since 1997.

She has also been involved in several government and industry-funded research projects. Her current research interests include communication systems and project management.